2009-07-31 02:28:17 -06:00
|
|
|
/*
|
|
|
|
* Support for the Tundra Universe I/II VME-PCI Bridge Chips
|
|
|
|
*
|
2010-02-18 08:12:52 -07:00
|
|
|
* Author: Martyn Welch <martyn.welch@ge.com>
|
|
|
|
* Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.
|
2009-07-31 02:28:17 -06:00
|
|
|
*
|
|
|
|
* Based on work by Tom Armistead and Ajit Prem
|
|
|
|
* Copyright 2004 Motorola Inc.
|
|
|
|
*
|
|
|
|
* Derived from ca91c042.c by Michael Wyrick
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/mm.h>
|
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/dma-mapping.h>
|
|
|
|
#include <linux/poll.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/spinlock.h>
|
2009-10-12 16:00:08 -06:00
|
|
|
#include <linux/sched.h>
|
2009-07-31 02:28:17 -06:00
|
|
|
#include <asm/time.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/uaccess.h>
|
|
|
|
|
|
|
|
#include "../vme.h"
|
|
|
|
#include "../vme_bridge.h"
|
|
|
|
#include "vme_ca91cx42.h"
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
static int __init ca91cx42_init(void);
|
|
|
|
static int ca91cx42_probe(struct pci_dev *, const struct pci_device_id *);
|
|
|
|
static void ca91cx42_remove(struct pci_dev *);
|
|
|
|
static void __exit ca91cx42_exit(void);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-12-15 01:42:56 -07:00
|
|
|
/* Module parameters */
|
|
|
|
static int geoid;
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
static char driver_name[] = "vme_ca91cx42";
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2010-01-09 16:18:26 -07:00
|
|
|
static const struct pci_device_id ca91cx42_ids[] = {
|
2009-08-27 10:00:40 -06:00
|
|
|
{ PCI_DEVICE(PCI_VENDOR_ID_TUNDRA, PCI_DEVICE_ID_TUNDRA_CA91C142) },
|
|
|
|
{ },
|
2009-07-31 02:28:17 -06:00
|
|
|
};
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
static struct pci_driver ca91cx42_driver = {
|
|
|
|
.name = driver_name,
|
|
|
|
.id_table = ca91cx42_ids,
|
|
|
|
.probe = ca91cx42_probe,
|
|
|
|
.remove = ca91cx42_remove,
|
2009-07-31 02:28:17 -06:00
|
|
|
};
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
static u32 ca91cx42_DMA_irqhandler(struct ca91cx42_driver *bridge)
|
2009-07-31 02:28:17 -06:00
|
|
|
{
|
2010-02-18 08:13:05 -07:00
|
|
|
wake_up(&(bridge->dma_queue));
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
return CA91CX42_LINT_DMA;
|
|
|
|
}
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
static u32 ca91cx42_LM_irqhandler(struct ca91cx42_driver *bridge, u32 stat)
|
2009-08-27 10:00:40 -06:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
u32 serviced = 0;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
for (i = 0; i < 4; i++) {
|
|
|
|
if (stat & CA91CX42_LINT_LM[i]) {
|
|
|
|
/* We only enable interrupts if the callback is set */
|
2010-02-18 08:13:05 -07:00
|
|
|
bridge->lm_callback[i](i);
|
2009-08-27 10:00:40 -06:00
|
|
|
serviced |= CA91CX42_LINT_LM[i];
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
return serviced;
|
|
|
|
}
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* XXX This needs to be split into 4 queues */
|
2010-02-18 08:13:05 -07:00
|
|
|
static u32 ca91cx42_MB_irqhandler(struct ca91cx42_driver *bridge, int mbox_mask)
|
2009-08-27 10:00:40 -06:00
|
|
|
{
|
2010-02-18 08:13:05 -07:00
|
|
|
wake_up(&(bridge->mbox_queue));
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
return CA91CX42_LINT_MBOX;
|
|
|
|
}
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
static u32 ca91cx42_IACK_irqhandler(struct ca91cx42_driver *bridge)
|
2009-08-27 10:00:40 -06:00
|
|
|
{
|
2010-02-18 08:13:05 -07:00
|
|
|
wake_up(&(bridge->iack_queue));
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
return CA91CX42_LINT_SW_IACK;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
#if 0
|
|
|
|
int ca91cx42_bus_error_chk(int clrflag)
|
2009-07-31 02:28:17 -06:00
|
|
|
{
|
|
|
|
int tmp;
|
2010-02-18 08:13:05 -07:00
|
|
|
tmp = ioread32(bridge->base + PCI_COMMAND);
|
2009-08-27 10:00:40 -06:00
|
|
|
if (tmp & 0x08000000) { /* S_TA is Set */
|
2009-07-31 02:28:17 -06:00
|
|
|
if (clrflag)
|
2009-08-27 10:00:40 -06:00
|
|
|
iowrite32(tmp | 0x08000000,
|
2010-02-18 08:13:05 -07:00
|
|
|
bridge->base + PCI_COMMAND);
|
2009-08-27 10:00:40 -06:00
|
|
|
return 1;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
2009-08-27 10:00:40 -06:00
|
|
|
return 0;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
2009-08-27 10:00:40 -06:00
|
|
|
#endif
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
static u32 ca91cx42_VERR_irqhandler(struct ca91cx42_driver *bridge)
|
2009-07-31 02:28:17 -06:00
|
|
|
{
|
|
|
|
int val;
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
val = ioread32(bridge->base + DGCS);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
|
|
|
if (!(val & 0x00000800)) {
|
2009-08-27 10:00:40 -06:00
|
|
|
printk(KERN_ERR "ca91c042: ca91cx42_VERR_irqhandler DMA Read "
|
|
|
|
"Error DGCS=%08X\n", val);
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
return CA91CX42_LINT_VERR;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
static u32 ca91cx42_LERR_irqhandler(struct ca91cx42_driver *bridge)
|
2009-07-31 02:28:17 -06:00
|
|
|
{
|
|
|
|
int val;
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
val = ioread32(bridge->base + DGCS);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
|
|
|
if (!(val & 0x00000800)) {
|
2009-08-27 10:00:40 -06:00
|
|
|
printk(KERN_ERR "ca91c042: ca91cx42_LERR_irqhandler DMA Read "
|
|
|
|
"Error DGCS=%08X\n", val);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
return CA91CX42_LINT_LERR;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
static u32 ca91cx42_VIRQ_irqhandler(struct vme_bridge *ca91cx42_bridge,
|
|
|
|
int stat)
|
2009-07-31 02:28:17 -06:00
|
|
|
{
|
2009-08-27 10:00:40 -06:00
|
|
|
int vec, i, serviced = 0;
|
2010-02-18 08:13:05 -07:00
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
|
|
|
|
bridge = ca91cx42_bridge->driver_priv;
|
|
|
|
|
2009-07-31 02:28:17 -06:00
|
|
|
|
|
|
|
for (i = 7; i > 0; i--) {
|
2009-08-27 10:00:40 -06:00
|
|
|
if (stat & (1 << i)) {
|
2010-02-18 08:13:05 -07:00
|
|
|
vec = ioread32(bridge->base +
|
2009-08-27 10:00:40 -06:00
|
|
|
CA91CX42_V_STATID[i]) & 0xff;
|
|
|
|
|
2009-10-29 10:34:54 -06:00
|
|
|
vme_irq_handler(ca91cx42_bridge, i, vec);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
serviced |= (1 << i);
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
}
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
return serviced;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
static irqreturn_t ca91cx42_irqhandler(int irq, void *ptr)
|
2009-07-31 02:28:17 -06:00
|
|
|
{
|
2009-08-27 10:00:40 -06:00
|
|
|
u32 stat, enable, serviced = 0;
|
2010-02-18 08:13:05 -07:00
|
|
|
struct vme_bridge *ca91cx42_bridge;
|
|
|
|
struct ca91cx42_driver *bridge;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
ca91cx42_bridge = ptr;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
bridge = ca91cx42_bridge->driver_priv;
|
|
|
|
|
|
|
|
enable = ioread32(bridge->base + LINT_EN);
|
|
|
|
stat = ioread32(bridge->base + LINT_STAT);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Only look at unmasked interrupts */
|
|
|
|
stat &= enable;
|
|
|
|
|
|
|
|
if (unlikely(!stat))
|
|
|
|
return IRQ_NONE;
|
|
|
|
|
|
|
|
if (stat & CA91CX42_LINT_DMA)
|
2010-02-18 08:13:05 -07:00
|
|
|
serviced |= ca91cx42_DMA_irqhandler(bridge);
|
2009-08-27 10:00:40 -06:00
|
|
|
if (stat & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
|
|
|
|
CA91CX42_LINT_LM3))
|
2010-02-18 08:13:05 -07:00
|
|
|
serviced |= ca91cx42_LM_irqhandler(bridge, stat);
|
2009-08-27 10:00:40 -06:00
|
|
|
if (stat & CA91CX42_LINT_MBOX)
|
2010-02-18 08:13:05 -07:00
|
|
|
serviced |= ca91cx42_MB_irqhandler(bridge, stat);
|
2009-08-27 10:00:40 -06:00
|
|
|
if (stat & CA91CX42_LINT_SW_IACK)
|
2010-02-18 08:13:05 -07:00
|
|
|
serviced |= ca91cx42_IACK_irqhandler(bridge);
|
2009-08-27 10:00:40 -06:00
|
|
|
if (stat & CA91CX42_LINT_VERR)
|
2010-02-18 08:13:05 -07:00
|
|
|
serviced |= ca91cx42_VERR_irqhandler(bridge);
|
2009-08-27 10:00:40 -06:00
|
|
|
if (stat & CA91CX42_LINT_LERR)
|
2010-02-18 08:13:05 -07:00
|
|
|
serviced |= ca91cx42_LERR_irqhandler(bridge);
|
2009-08-27 10:00:40 -06:00
|
|
|
if (stat & (CA91CX42_LINT_VIRQ1 | CA91CX42_LINT_VIRQ2 |
|
|
|
|
CA91CX42_LINT_VIRQ3 | CA91CX42_LINT_VIRQ4 |
|
|
|
|
CA91CX42_LINT_VIRQ5 | CA91CX42_LINT_VIRQ6 |
|
|
|
|
CA91CX42_LINT_VIRQ7))
|
2010-02-18 08:13:05 -07:00
|
|
|
serviced |= ca91cx42_VIRQ_irqhandler(ca91cx42_bridge, stat);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
/* Clear serviced interrupts */
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(stat, bridge->base + LINT_STAT);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
static int ca91cx42_irq_init(struct vme_bridge *ca91cx42_bridge)
|
2009-07-31 02:28:17 -06:00
|
|
|
{
|
2009-08-27 10:00:40 -06:00
|
|
|
int result, tmp;
|
|
|
|
struct pci_dev *pdev;
|
2010-02-18 08:13:05 -07:00
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
|
|
|
|
bridge = ca91cx42_bridge->driver_priv;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Need pdev */
|
2010-02-18 08:13:05 -07:00
|
|
|
pdev = container_of(ca91cx42_bridge->parent, struct pci_dev, dev);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Initialise list for VME bus errors */
|
2010-02-18 08:13:05 -07:00
|
|
|
INIT_LIST_HEAD(&(ca91cx42_bridge->vme_errors));
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
mutex_init(&(ca91cx42_bridge->irq_mtx));
|
2009-10-29 10:34:54 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Disable interrupts from PCI to VME */
|
|
|
|
iowrite32(0, bridge->base + VINT_EN);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Disable PCI interrupts */
|
|
|
|
iowrite32(0, bridge->base + LINT_EN);
|
|
|
|
/* Clear Any Pending PCI Interrupts */
|
|
|
|
iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
result = request_irq(pdev->irq, ca91cx42_irqhandler, IRQF_SHARED,
|
2010-02-18 08:13:05 -07:00
|
|
|
driver_name, ca91cx42_bridge);
|
2009-08-27 10:00:40 -06:00
|
|
|
if (result) {
|
|
|
|
dev_err(&pdev->dev, "Can't get assigned pci irq vector %02X\n",
|
|
|
|
pdev->irq);
|
|
|
|
return result;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Ensure all interrupts are mapped to PCI Interrupt 0 */
|
|
|
|
iowrite32(0, bridge->base + LINT_MAP0);
|
|
|
|
iowrite32(0, bridge->base + LINT_MAP1);
|
|
|
|
iowrite32(0, bridge->base + LINT_MAP2);
|
|
|
|
|
|
|
|
/* Enable DMA, mailbox & LM Interrupts */
|
|
|
|
tmp = CA91CX42_LINT_MBOX3 | CA91CX42_LINT_MBOX2 | CA91CX42_LINT_MBOX1 |
|
|
|
|
CA91CX42_LINT_MBOX0 | CA91CX42_LINT_SW_IACK |
|
|
|
|
CA91CX42_LINT_VERR | CA91CX42_LINT_LERR | CA91CX42_LINT_DMA;
|
|
|
|
|
|
|
|
iowrite32(tmp, bridge->base + LINT_EN);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
return 0;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
static void ca91cx42_irq_exit(struct ca91cx42_driver *bridge,
|
|
|
|
struct pci_dev *pdev)
|
2009-07-31 02:28:17 -06:00
|
|
|
{
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Disable interrupts from PCI to VME */
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(0, bridge->base + VINT_EN);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Disable PCI interrupts */
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(0, bridge->base + LINT_EN);
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Clear Any Pending PCI Interrupts */
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
free_irq(pdev->irq, pdev);
|
|
|
|
}
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/*
|
|
|
|
* Set up an VME interrupt
|
|
|
|
*/
|
2010-02-18 08:13:05 -07:00
|
|
|
void ca91cx42_irq_set(struct vme_bridge *ca91cx42_bridge, int level, int state,
|
|
|
|
int sync)
|
2009-10-29 10:34:54 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
{
|
2009-10-29 10:34:54 -06:00
|
|
|
struct pci_dev *pdev;
|
2009-08-27 10:00:40 -06:00
|
|
|
u32 tmp;
|
2010-02-18 08:13:05 -07:00
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
|
|
|
|
bridge = ca91cx42_bridge->driver_priv;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Enable IRQ level */
|
2010-02-18 08:13:05 -07:00
|
|
|
tmp = ioread32(bridge->base + LINT_EN);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
2009-10-29 10:34:54 -06:00
|
|
|
if (state == 0)
|
2009-08-27 10:00:40 -06:00
|
|
|
tmp &= ~CA91CX42_LINT_VIRQ[level];
|
2009-10-29 10:34:54 -06:00
|
|
|
else
|
|
|
|
tmp |= CA91CX42_LINT_VIRQ[level];
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(tmp, bridge->base + LINT_EN);
|
2009-10-29 10:34:54 -06:00
|
|
|
|
|
|
|
if ((state == 0) && (sync != 0)) {
|
2009-08-27 10:00:40 -06:00
|
|
|
pdev = container_of(ca91cx42_bridge->parent, struct pci_dev,
|
|
|
|
dev);
|
|
|
|
|
|
|
|
synchronize_irq(pdev->irq);
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
int ca91cx42_irq_generate(struct vme_bridge *ca91cx42_bridge, int level,
|
|
|
|
int statid)
|
2009-07-31 02:28:17 -06:00
|
|
|
{
|
2009-08-27 10:00:40 -06:00
|
|
|
u32 tmp;
|
2010-02-18 08:13:05 -07:00
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
|
|
|
|
bridge = ca91cx42_bridge->driver_priv;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Universe can only generate even vectors */
|
|
|
|
if (statid & 1)
|
|
|
|
return -EINVAL;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
mutex_lock(&(bridge->vme_int));
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
tmp = ioread32(bridge->base + VINT_EN);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Set Status/ID */
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(statid << 24, bridge->base + STATID);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
/* Assert VMEbus IRQ */
|
|
|
|
tmp = tmp | (1 << (level + 24));
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(tmp, bridge->base + VINT_EN);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Wait for IACK */
|
2010-02-18 08:13:05 -07:00
|
|
|
wait_event_interruptible(bridge->iack_queue, 0);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
/* Return interrupt to low state */
|
2010-02-18 08:13:05 -07:00
|
|
|
tmp = ioread32(bridge->base + VINT_EN);
|
2009-08-27 10:00:40 -06:00
|
|
|
tmp = tmp & ~(1 << (level + 24));
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(tmp, bridge->base + VINT_EN);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
mutex_unlock(&(bridge->vme_int));
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
return 0;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
int ca91cx42_slave_set(struct vme_slave_resource *image, int enabled,
|
|
|
|
unsigned long long vme_base, unsigned long long size,
|
|
|
|
dma_addr_t pci_base, vme_address_t aspace, vme_cycle_t cycle)
|
2009-07-31 02:28:17 -06:00
|
|
|
{
|
2009-08-27 10:00:40 -06:00
|
|
|
unsigned int i, addr = 0, granularity = 0;
|
|
|
|
unsigned int temp_ctl = 0;
|
|
|
|
unsigned int vme_bound, pci_offset;
|
2010-02-18 08:13:05 -07:00
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
|
|
|
|
bridge = image->parent->driver_priv;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
i = image->number;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
switch (aspace) {
|
|
|
|
case VME_A16:
|
|
|
|
addr |= CA91CX42_VSI_CTL_VAS_A16;
|
|
|
|
break;
|
|
|
|
case VME_A24:
|
|
|
|
addr |= CA91CX42_VSI_CTL_VAS_A24;
|
|
|
|
break;
|
|
|
|
case VME_A32:
|
|
|
|
addr |= CA91CX42_VSI_CTL_VAS_A32;
|
|
|
|
break;
|
|
|
|
case VME_USER1:
|
|
|
|
addr |= CA91CX42_VSI_CTL_VAS_USER1;
|
|
|
|
break;
|
|
|
|
case VME_USER2:
|
|
|
|
addr |= CA91CX42_VSI_CTL_VAS_USER2;
|
|
|
|
break;
|
|
|
|
case VME_A64:
|
|
|
|
case VME_CRCSR:
|
|
|
|
case VME_USER3:
|
|
|
|
case VME_USER4:
|
|
|
|
default:
|
|
|
|
printk(KERN_ERR "Invalid address space\n");
|
|
|
|
return -EINVAL;
|
|
|
|
break;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/*
|
|
|
|
* Bound address is a valid address for the window, adjust
|
|
|
|
* accordingly
|
|
|
|
*/
|
|
|
|
vme_bound = vme_base + size - granularity;
|
|
|
|
pci_offset = pci_base - vme_base;
|
|
|
|
|
|
|
|
/* XXX Need to check that vme_base, vme_bound and pci_offset aren't
|
|
|
|
* too big for registers
|
|
|
|
*/
|
|
|
|
|
|
|
|
if ((i == 0) || (i == 4))
|
|
|
|
granularity = 0x1000;
|
|
|
|
else
|
|
|
|
granularity = 0x10000;
|
|
|
|
|
|
|
|
if (vme_base & (granularity - 1)) {
|
|
|
|
printk(KERN_ERR "Invalid VME base alignment\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
if (vme_bound & (granularity - 1)) {
|
|
|
|
printk(KERN_ERR "Invalid VME bound alignment\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
if (pci_offset & (granularity - 1)) {
|
|
|
|
printk(KERN_ERR "Invalid PCI Offset alignment\n");
|
|
|
|
return -EINVAL;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Disable while we are mucking around */
|
2010-02-18 08:13:05 -07:00
|
|
|
temp_ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
|
2009-08-27 10:00:40 -06:00
|
|
|
temp_ctl &= ~CA91CX42_VSI_CTL_EN;
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Setup mapping */
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(vme_base, bridge->base + CA91CX42_VSI_BS[i]);
|
|
|
|
iowrite32(vme_bound, bridge->base + CA91CX42_VSI_BD[i]);
|
|
|
|
iowrite32(pci_offset, bridge->base + CA91CX42_VSI_TO[i]);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
/* XXX Prefetch stuff currently unsupported */
|
|
|
|
#if 0
|
|
|
|
if (vmeIn->wrPostEnable)
|
|
|
|
temp_ctl |= CA91CX42_VSI_CTL_PWEN;
|
|
|
|
if (vmeIn->prefetchEnable)
|
|
|
|
temp_ctl |= CA91CX42_VSI_CTL_PREN;
|
|
|
|
if (vmeIn->rmwLock)
|
|
|
|
temp_ctl |= CA91CX42_VSI_CTL_LLRMW;
|
|
|
|
if (vmeIn->data64BitCapable)
|
|
|
|
temp_ctl |= CA91CX42_VSI_CTL_LD64EN;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Setup address space */
|
|
|
|
temp_ctl &= ~CA91CX42_VSI_CTL_VAS_M;
|
|
|
|
temp_ctl |= addr;
|
|
|
|
|
|
|
|
/* Setup cycle types */
|
|
|
|
temp_ctl &= ~(CA91CX42_VSI_CTL_PGM_M | CA91CX42_VSI_CTL_SUPER_M);
|
|
|
|
if (cycle & VME_SUPER)
|
|
|
|
temp_ctl |= CA91CX42_VSI_CTL_SUPER_SUPR;
|
|
|
|
if (cycle & VME_USER)
|
|
|
|
temp_ctl |= CA91CX42_VSI_CTL_SUPER_NPRIV;
|
|
|
|
if (cycle & VME_PROG)
|
|
|
|
temp_ctl |= CA91CX42_VSI_CTL_PGM_PGM;
|
|
|
|
if (cycle & VME_DATA)
|
|
|
|
temp_ctl |= CA91CX42_VSI_CTL_PGM_DATA;
|
|
|
|
|
|
|
|
/* Write ctl reg without enable */
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
if (enabled)
|
|
|
|
temp_ctl |= CA91CX42_VSI_CTL_EN;
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
return 0;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
int ca91cx42_slave_get(struct vme_slave_resource *image, int *enabled,
|
|
|
|
unsigned long long *vme_base, unsigned long long *size,
|
|
|
|
dma_addr_t *pci_base, vme_address_t *aspace, vme_cycle_t *cycle)
|
2009-07-31 02:28:17 -06:00
|
|
|
{
|
2009-08-27 10:00:40 -06:00
|
|
|
unsigned int i, granularity = 0, ctl = 0;
|
|
|
|
unsigned long long vme_bound, pci_offset;
|
2010-02-18 08:13:05 -07:00
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
|
|
|
|
bridge = image->parent->driver_priv;
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
i = image->number;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
if ((i == 0) || (i == 4))
|
|
|
|
granularity = 0x1000;
|
|
|
|
else
|
|
|
|
granularity = 0x10000;
|
|
|
|
|
|
|
|
/* Read Registers */
|
2010-02-18 08:13:05 -07:00
|
|
|
ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
*vme_base = ioread32(bridge->base + CA91CX42_VSI_BS[i]);
|
|
|
|
vme_bound = ioread32(bridge->base + CA91CX42_VSI_BD[i]);
|
|
|
|
pci_offset = ioread32(bridge->base + CA91CX42_VSI_TO[i]);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
*pci_base = (dma_addr_t)vme_base + pci_offset;
|
|
|
|
*size = (unsigned long long)((vme_bound - *vme_base) + granularity);
|
|
|
|
|
|
|
|
*enabled = 0;
|
|
|
|
*aspace = 0;
|
|
|
|
*cycle = 0;
|
|
|
|
|
|
|
|
if (ctl & CA91CX42_VSI_CTL_EN)
|
|
|
|
*enabled = 1;
|
|
|
|
|
|
|
|
if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A16)
|
|
|
|
*aspace = VME_A16;
|
|
|
|
if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A24)
|
|
|
|
*aspace = VME_A24;
|
|
|
|
if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A32)
|
|
|
|
*aspace = VME_A32;
|
|
|
|
if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER1)
|
|
|
|
*aspace = VME_USER1;
|
|
|
|
if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER2)
|
|
|
|
*aspace = VME_USER2;
|
|
|
|
|
|
|
|
if (ctl & CA91CX42_VSI_CTL_SUPER_SUPR)
|
|
|
|
*cycle |= VME_SUPER;
|
|
|
|
if (ctl & CA91CX42_VSI_CTL_SUPER_NPRIV)
|
|
|
|
*cycle |= VME_USER;
|
|
|
|
if (ctl & CA91CX42_VSI_CTL_PGM_PGM)
|
|
|
|
*cycle |= VME_PROG;
|
|
|
|
if (ctl & CA91CX42_VSI_CTL_PGM_DATA)
|
|
|
|
*cycle |= VME_DATA;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Allocate and map PCI Resource
|
|
|
|
*/
|
|
|
|
static int ca91cx42_alloc_resource(struct vme_master_resource *image,
|
|
|
|
unsigned long long size)
|
|
|
|
{
|
|
|
|
unsigned long long existing_size;
|
|
|
|
int retval = 0;
|
|
|
|
struct pci_dev *pdev;
|
2010-02-18 08:13:05 -07:00
|
|
|
struct vme_bridge *ca91cx42_bridge;
|
|
|
|
|
|
|
|
ca91cx42_bridge = image->parent;
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
/* Find pci_dev container of dev */
|
|
|
|
if (ca91cx42_bridge->parent == NULL) {
|
|
|
|
printk(KERN_ERR "Dev entry NULL\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
pdev = container_of(ca91cx42_bridge->parent, struct pci_dev, dev);
|
|
|
|
|
2010-02-18 08:13:12 -07:00
|
|
|
existing_size = (unsigned long long)(image->bus_resource.end -
|
|
|
|
image->bus_resource.start);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
/* If the existing size is OK, return */
|
|
|
|
if (existing_size == (size - 1))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
if (existing_size != 0) {
|
|
|
|
iounmap(image->kern_base);
|
|
|
|
image->kern_base = NULL;
|
2010-02-18 08:13:12 -07:00
|
|
|
if (image->bus_resource.name != NULL)
|
|
|
|
kfree(image->bus_resource.name);
|
|
|
|
release_resource(&(image->bus_resource));
|
|
|
|
memset(&(image->bus_resource), 0, sizeof(struct resource));
|
2009-08-27 10:00:40 -06:00
|
|
|
}
|
|
|
|
|
2010-02-18 08:13:12 -07:00
|
|
|
if (image->bus_resource.name == NULL) {
|
|
|
|
image->bus_resource.name = kmalloc(VMENAMSIZ+3, GFP_KERNEL);
|
|
|
|
if (image->bus_resource.name == NULL) {
|
2009-08-27 10:00:40 -06:00
|
|
|
printk(KERN_ERR "Unable to allocate memory for resource"
|
|
|
|
" name\n");
|
|
|
|
retval = -ENOMEM;
|
|
|
|
goto err_name;
|
|
|
|
}
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
2009-08-27 10:00:40 -06:00
|
|
|
|
2010-02-18 08:13:12 -07:00
|
|
|
sprintf((char *)image->bus_resource.name, "%s.%d",
|
2009-08-27 10:00:40 -06:00
|
|
|
ca91cx42_bridge->name, image->number);
|
|
|
|
|
2010-02-18 08:13:12 -07:00
|
|
|
image->bus_resource.start = 0;
|
|
|
|
image->bus_resource.end = (unsigned long)size;
|
|
|
|
image->bus_resource.flags = IORESOURCE_MEM;
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
retval = pci_bus_alloc_resource(pdev->bus,
|
2010-02-18 08:13:12 -07:00
|
|
|
&(image->bus_resource), size, size, PCIBIOS_MIN_MEM,
|
2009-08-27 10:00:40 -06:00
|
|
|
0, NULL, NULL);
|
|
|
|
if (retval) {
|
|
|
|
printk(KERN_ERR "Failed to allocate mem resource for "
|
|
|
|
"window %d size 0x%lx start 0x%lx\n",
|
|
|
|
image->number, (unsigned long)size,
|
2010-02-18 08:13:12 -07:00
|
|
|
(unsigned long)image->bus_resource.start);
|
2009-08-27 10:00:40 -06:00
|
|
|
goto err_resource;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
image->kern_base = ioremap_nocache(
|
2010-02-18 08:13:12 -07:00
|
|
|
image->bus_resource.start, size);
|
2009-08-27 10:00:40 -06:00
|
|
|
if (image->kern_base == NULL) {
|
|
|
|
printk(KERN_ERR "Failed to remap resource\n");
|
|
|
|
retval = -ENOMEM;
|
|
|
|
goto err_remap;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
iounmap(image->kern_base);
|
|
|
|
image->kern_base = NULL;
|
|
|
|
err_remap:
|
2010-02-18 08:13:12 -07:00
|
|
|
release_resource(&(image->bus_resource));
|
2009-08-27 10:00:40 -06:00
|
|
|
err_resource:
|
2010-02-18 08:13:12 -07:00
|
|
|
kfree(image->bus_resource.name);
|
|
|
|
memset(&(image->bus_resource), 0, sizeof(struct resource));
|
2009-08-27 10:00:40 -06:00
|
|
|
err_name:
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
2010-02-18 08:13:25 -07:00
|
|
|
* Free and unmap PCI Resource
|
|
|
|
*/
|
2009-08-27 10:00:40 -06:00
|
|
|
static void ca91cx42_free_resource(struct vme_master_resource *image)
|
|
|
|
{
|
|
|
|
iounmap(image->kern_base);
|
|
|
|
image->kern_base = NULL;
|
2010-02-18 08:13:12 -07:00
|
|
|
release_resource(&(image->bus_resource));
|
|
|
|
kfree(image->bus_resource.name);
|
|
|
|
memset(&(image->bus_resource), 0, sizeof(struct resource));
|
2009-08-27 10:00:40 -06:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
int ca91cx42_master_set(struct vme_master_resource *image, int enabled,
|
|
|
|
unsigned long long vme_base, unsigned long long size,
|
|
|
|
vme_address_t aspace, vme_cycle_t cycle, vme_width_t dwidth)
|
|
|
|
{
|
|
|
|
int retval = 0;
|
|
|
|
unsigned int i;
|
|
|
|
unsigned int temp_ctl = 0;
|
|
|
|
unsigned long long pci_bound, vme_offset, pci_base;
|
2010-02-18 08:13:05 -07:00
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
|
|
|
|
bridge = image->parent->driver_priv;
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
/* Verify input data */
|
|
|
|
if (vme_base & 0xFFF) {
|
|
|
|
printk(KERN_ERR "Invalid VME Window alignment\n");
|
|
|
|
retval = -EINVAL;
|
|
|
|
goto err_window;
|
|
|
|
}
|
|
|
|
if (size & 0xFFF) {
|
|
|
|
printk(KERN_ERR "Invalid VME Window alignment\n");
|
|
|
|
retval = -EINVAL;
|
|
|
|
goto err_window;
|
|
|
|
}
|
|
|
|
|
|
|
|
spin_lock(&(image->lock));
|
|
|
|
|
|
|
|
/* XXX We should do this much later, so that we can exit without
|
|
|
|
* needing to redo the mapping...
|
|
|
|
*/
|
|
|
|
/*
|
|
|
|
* Let's allocate the resource here rather than further up the stack as
|
|
|
|
* it avoids pushing loads of bus dependant stuff up the stack
|
|
|
|
*/
|
|
|
|
retval = ca91cx42_alloc_resource(image, size);
|
|
|
|
if (retval) {
|
|
|
|
spin_unlock(&(image->lock));
|
|
|
|
printk(KERN_ERR "Unable to allocate memory for resource "
|
|
|
|
"name\n");
|
|
|
|
retval = -ENOMEM;
|
|
|
|
goto err_res;
|
|
|
|
}
|
|
|
|
|
2010-02-18 08:13:12 -07:00
|
|
|
pci_base = (unsigned long long)image->bus_resource.start;
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Bound address is a valid address for the window, adjust
|
|
|
|
* according to window granularity.
|
|
|
|
*/
|
|
|
|
pci_bound = pci_base + (size - 0x1000);
|
|
|
|
vme_offset = vme_base - pci_base;
|
|
|
|
|
|
|
|
i = image->number;
|
|
|
|
|
|
|
|
/* Disable while we are mucking around */
|
2010-02-18 08:13:05 -07:00
|
|
|
temp_ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
|
2009-08-27 10:00:40 -06:00
|
|
|
temp_ctl &= ~CA91CX42_LSI_CTL_EN;
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
/* XXX Prefetch stuff currently unsupported */
|
|
|
|
#if 0
|
|
|
|
if (vmeOut->wrPostEnable)
|
|
|
|
temp_ctl |= 0x40000000;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Setup cycle types */
|
|
|
|
temp_ctl &= ~CA91CX42_LSI_CTL_VCT_M;
|
|
|
|
if (cycle & VME_BLT)
|
|
|
|
temp_ctl |= CA91CX42_LSI_CTL_VCT_BLT;
|
|
|
|
if (cycle & VME_MBLT)
|
|
|
|
temp_ctl |= CA91CX42_LSI_CTL_VCT_MBLT;
|
|
|
|
|
|
|
|
/* Setup data width */
|
|
|
|
temp_ctl &= ~CA91CX42_LSI_CTL_VDW_M;
|
|
|
|
switch (dwidth) {
|
|
|
|
case VME_D8:
|
|
|
|
temp_ctl |= CA91CX42_LSI_CTL_VDW_D8;
|
|
|
|
break;
|
|
|
|
case VME_D16:
|
|
|
|
temp_ctl |= CA91CX42_LSI_CTL_VDW_D16;
|
|
|
|
break;
|
|
|
|
case VME_D32:
|
|
|
|
temp_ctl |= CA91CX42_LSI_CTL_VDW_D32;
|
|
|
|
break;
|
|
|
|
case VME_D64:
|
|
|
|
temp_ctl |= CA91CX42_LSI_CTL_VDW_D64;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
spin_unlock(&(image->lock));
|
|
|
|
printk(KERN_ERR "Invalid data width\n");
|
|
|
|
retval = -EINVAL;
|
|
|
|
goto err_dwidth;
|
|
|
|
break;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
/* Setup address space */
|
|
|
|
temp_ctl &= ~CA91CX42_LSI_CTL_VAS_M;
|
|
|
|
switch (aspace) {
|
2009-07-31 02:28:17 -06:00
|
|
|
case VME_A16:
|
2009-08-27 10:00:40 -06:00
|
|
|
temp_ctl |= CA91CX42_LSI_CTL_VAS_A16;
|
2009-07-31 02:28:17 -06:00
|
|
|
break;
|
|
|
|
case VME_A24:
|
2009-08-27 10:00:40 -06:00
|
|
|
temp_ctl |= CA91CX42_LSI_CTL_VAS_A24;
|
2009-07-31 02:28:17 -06:00
|
|
|
break;
|
|
|
|
case VME_A32:
|
2009-08-27 10:00:40 -06:00
|
|
|
temp_ctl |= CA91CX42_LSI_CTL_VAS_A32;
|
|
|
|
break;
|
|
|
|
case VME_CRCSR:
|
|
|
|
temp_ctl |= CA91CX42_LSI_CTL_VAS_CRCSR;
|
2009-07-31 02:28:17 -06:00
|
|
|
break;
|
|
|
|
case VME_USER1:
|
2009-08-27 10:00:40 -06:00
|
|
|
temp_ctl |= CA91CX42_LSI_CTL_VAS_USER1;
|
2009-07-31 02:28:17 -06:00
|
|
|
break;
|
|
|
|
case VME_USER2:
|
2009-08-27 10:00:40 -06:00
|
|
|
temp_ctl |= CA91CX42_LSI_CTL_VAS_USER2;
|
|
|
|
break;
|
|
|
|
case VME_A64:
|
|
|
|
case VME_USER3:
|
|
|
|
case VME_USER4:
|
|
|
|
default:
|
|
|
|
spin_unlock(&(image->lock));
|
|
|
|
printk(KERN_ERR "Invalid address space\n");
|
|
|
|
retval = -EINVAL;
|
|
|
|
goto err_aspace;
|
2009-07-31 02:28:17 -06:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
temp_ctl &= ~(CA91CX42_LSI_CTL_PGM_M | CA91CX42_LSI_CTL_SUPER_M);
|
|
|
|
if (cycle & VME_SUPER)
|
|
|
|
temp_ctl |= CA91CX42_LSI_CTL_SUPER_SUPR;
|
|
|
|
if (cycle & VME_PROG)
|
|
|
|
temp_ctl |= CA91CX42_LSI_CTL_PGM_PGM;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Setup mapping */
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(pci_base, bridge->base + CA91CX42_LSI_BS[i]);
|
|
|
|
iowrite32(pci_bound, bridge->base + CA91CX42_LSI_BD[i]);
|
|
|
|
iowrite32(vme_offset, bridge->base + CA91CX42_LSI_TO[i]);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
/* Write ctl reg without enable */
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
if (enabled)
|
|
|
|
temp_ctl |= CA91CX42_LSI_CTL_EN;
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
spin_unlock(&(image->lock));
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
err_aspace:
|
|
|
|
err_dwidth:
|
|
|
|
ca91cx42_free_resource(image);
|
|
|
|
err_res:
|
|
|
|
err_window:
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
|
|
|
int __ca91cx42_master_get(struct vme_master_resource *image, int *enabled,
|
|
|
|
unsigned long long *vme_base, unsigned long long *size,
|
|
|
|
vme_address_t *aspace, vme_cycle_t *cycle, vme_width_t *dwidth)
|
|
|
|
{
|
|
|
|
unsigned int i, ctl;
|
|
|
|
unsigned long long pci_base, pci_bound, vme_offset;
|
2010-02-18 08:13:05 -07:00
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
|
|
|
|
bridge = image->parent->driver_priv;
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
i = image->number;
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
pci_base = ioread32(bridge->base + CA91CX42_LSI_BS[i]);
|
|
|
|
vme_offset = ioread32(bridge->base + CA91CX42_LSI_TO[i]);
|
|
|
|
pci_bound = ioread32(bridge->base + CA91CX42_LSI_BD[i]);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
*vme_base = pci_base + vme_offset;
|
|
|
|
*size = (pci_bound - pci_base) + 0x1000;
|
|
|
|
|
|
|
|
*enabled = 0;
|
|
|
|
*aspace = 0;
|
|
|
|
*cycle = 0;
|
|
|
|
*dwidth = 0;
|
|
|
|
|
|
|
|
if (ctl & CA91CX42_LSI_CTL_EN)
|
|
|
|
*enabled = 1;
|
|
|
|
|
|
|
|
/* Setup address space */
|
|
|
|
switch (ctl & CA91CX42_LSI_CTL_VAS_M) {
|
|
|
|
case CA91CX42_LSI_CTL_VAS_A16:
|
|
|
|
*aspace = VME_A16;
|
|
|
|
break;
|
|
|
|
case CA91CX42_LSI_CTL_VAS_A24:
|
|
|
|
*aspace = VME_A24;
|
|
|
|
break;
|
|
|
|
case CA91CX42_LSI_CTL_VAS_A32:
|
|
|
|
*aspace = VME_A32;
|
|
|
|
break;
|
|
|
|
case CA91CX42_LSI_CTL_VAS_CRCSR:
|
|
|
|
*aspace = VME_CRCSR;
|
|
|
|
break;
|
|
|
|
case CA91CX42_LSI_CTL_VAS_USER1:
|
|
|
|
*aspace = VME_USER1;
|
|
|
|
break;
|
|
|
|
case CA91CX42_LSI_CTL_VAS_USER2:
|
|
|
|
*aspace = VME_USER2;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* XXX Not sure howto check for MBLT */
|
|
|
|
/* Setup cycle types */
|
|
|
|
if (ctl & CA91CX42_LSI_CTL_VCT_BLT)
|
|
|
|
*cycle |= VME_BLT;
|
|
|
|
else
|
|
|
|
*cycle |= VME_SCT;
|
|
|
|
|
|
|
|
if (ctl & CA91CX42_LSI_CTL_SUPER_SUPR)
|
|
|
|
*cycle |= VME_SUPER;
|
|
|
|
else
|
|
|
|
*cycle |= VME_USER;
|
|
|
|
|
|
|
|
if (ctl & CA91CX42_LSI_CTL_PGM_PGM)
|
|
|
|
*cycle = VME_PROG;
|
|
|
|
else
|
|
|
|
*cycle = VME_DATA;
|
|
|
|
|
|
|
|
/* Setup data width */
|
|
|
|
switch (ctl & CA91CX42_LSI_CTL_VDW_M) {
|
|
|
|
case CA91CX42_LSI_CTL_VDW_D8:
|
|
|
|
*dwidth = VME_D8;
|
|
|
|
break;
|
|
|
|
case CA91CX42_LSI_CTL_VDW_D16:
|
|
|
|
*dwidth = VME_D16;
|
|
|
|
break;
|
|
|
|
case CA91CX42_LSI_CTL_VDW_D32:
|
|
|
|
*dwidth = VME_D32;
|
|
|
|
break;
|
|
|
|
case CA91CX42_LSI_CTL_VDW_D64:
|
|
|
|
*dwidth = VME_D64;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* XXX Prefetch stuff currently unsupported */
|
|
|
|
#if 0
|
|
|
|
if (ctl & 0x40000000)
|
|
|
|
vmeOut->wrPostEnable = 1;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int ca91cx42_master_get(struct vme_master_resource *image, int *enabled,
|
|
|
|
unsigned long long *vme_base, unsigned long long *size,
|
|
|
|
vme_address_t *aspace, vme_cycle_t *cycle, vme_width_t *dwidth)
|
|
|
|
{
|
|
|
|
int retval;
|
|
|
|
|
|
|
|
spin_lock(&(image->lock));
|
|
|
|
|
|
|
|
retval = __ca91cx42_master_get(image, enabled, vme_base, size, aspace,
|
|
|
|
cycle, dwidth);
|
|
|
|
|
|
|
|
spin_unlock(&(image->lock));
|
|
|
|
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
|
|
|
ssize_t ca91cx42_master_read(struct vme_master_resource *image, void *buf,
|
|
|
|
size_t count, loff_t offset)
|
|
|
|
{
|
|
|
|
int retval;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
spin_lock(&(image->lock));
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
memcpy_fromio(buf, image->kern_base + offset, (unsigned int)count);
|
|
|
|
retval = count;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
spin_unlock(&(image->lock));
|
|
|
|
|
|
|
|
return retval;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
ssize_t ca91cx42_master_write(struct vme_master_resource *image, void *buf,
|
|
|
|
size_t count, loff_t offset)
|
2009-07-31 02:28:17 -06:00
|
|
|
{
|
2009-08-27 10:00:40 -06:00
|
|
|
int retval = 0;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
spin_lock(&(image->lock));
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
memcpy_toio(image->kern_base + offset, buf, (unsigned int)count);
|
|
|
|
retval = count;
|
|
|
|
|
|
|
|
spin_unlock(&(image->lock));
|
|
|
|
|
|
|
|
return retval;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2010-02-18 08:13:25 -07:00
|
|
|
int ca91cx42_dma_list_add(struct vme_dma_list *list, struct vme_dma_attr *src,
|
|
|
|
struct vme_dma_attr *dest, size_t count)
|
|
|
|
{
|
|
|
|
struct ca91cx42_dma_entry *entry, *prev;
|
|
|
|
struct vme_dma_pci *pci_attr;
|
|
|
|
struct vme_dma_vme *vme_attr;
|
|
|
|
dma_addr_t desc_ptr;
|
|
|
|
int retval = 0;
|
|
|
|
|
|
|
|
/* XXX descriptor must be aligned on 64-bit boundaries */
|
|
|
|
entry = (struct ca91cx42_dma_entry *)
|
|
|
|
kmalloc(sizeof(struct ca91cx42_dma_entry), GFP_KERNEL);
|
|
|
|
if (entry == NULL) {
|
|
|
|
printk(KERN_ERR "Failed to allocate memory for dma resource "
|
|
|
|
"structure\n");
|
|
|
|
retval = -ENOMEM;
|
|
|
|
goto err_mem;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Test descriptor alignment */
|
|
|
|
if ((unsigned long)&(entry->descriptor) & CA91CX42_DCPP_M) {
|
|
|
|
printk("Descriptor not aligned to 16 byte boundary as "
|
|
|
|
"required: %p\n", &(entry->descriptor));
|
|
|
|
retval = -EINVAL;
|
|
|
|
goto err_align;
|
|
|
|
}
|
|
|
|
|
|
|
|
memset(&(entry->descriptor), 0, sizeof(struct ca91cx42_dma_descriptor));
|
|
|
|
|
|
|
|
if (dest->type == VME_DMA_VME) {
|
|
|
|
entry->descriptor.dctl |= CA91CX42_DCTL_L2V;
|
|
|
|
vme_attr = (struct vme_dma_vme *)dest->private;
|
|
|
|
pci_attr = (struct vme_dma_pci *)src->private;
|
|
|
|
} else {
|
|
|
|
vme_attr = (struct vme_dma_vme *)src->private;
|
|
|
|
pci_attr = (struct vme_dma_pci *)dest->private;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Check we can do fullfill required attributes */
|
|
|
|
if ((vme_attr->aspace & ~(VME_A16 | VME_A24 | VME_A32 | VME_USER1 |
|
|
|
|
VME_USER2)) != 0) {
|
|
|
|
|
|
|
|
printk(KERN_ERR "Unsupported cycle type\n");
|
|
|
|
retval = -EINVAL;
|
|
|
|
goto err_aspace;
|
|
|
|
}
|
|
|
|
|
|
|
|
if ((vme_attr->cycle & ~(VME_SCT | VME_BLT | VME_SUPER | VME_USER |
|
|
|
|
VME_PROG | VME_DATA)) != 0) {
|
|
|
|
|
|
|
|
printk(KERN_ERR "Unsupported cycle type\n");
|
|
|
|
retval = -EINVAL;
|
|
|
|
goto err_cycle;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Check to see if we can fullfill source and destination */
|
|
|
|
if (!(((src->type == VME_DMA_PCI) && (dest->type == VME_DMA_VME)) ||
|
|
|
|
((src->type == VME_DMA_VME) && (dest->type == VME_DMA_PCI)))) {
|
|
|
|
|
|
|
|
printk(KERN_ERR "Cannot perform transfer with this "
|
|
|
|
"source-destination combination\n");
|
|
|
|
retval = -EINVAL;
|
|
|
|
goto err_direct;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Setup cycle types */
|
|
|
|
if (vme_attr->cycle & VME_BLT)
|
|
|
|
entry->descriptor.dctl |= CA91CX42_DCTL_VCT_BLT;
|
|
|
|
|
|
|
|
/* Setup data width */
|
|
|
|
switch (vme_attr->dwidth) {
|
|
|
|
case VME_D8:
|
|
|
|
entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D8;
|
|
|
|
break;
|
|
|
|
case VME_D16:
|
|
|
|
entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D16;
|
|
|
|
break;
|
|
|
|
case VME_D32:
|
|
|
|
entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D32;
|
|
|
|
break;
|
|
|
|
case VME_D64:
|
|
|
|
entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D64;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printk(KERN_ERR "Invalid data width\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Setup address space */
|
|
|
|
switch (vme_attr->aspace) {
|
|
|
|
case VME_A16:
|
|
|
|
entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A16;
|
|
|
|
break;
|
|
|
|
case VME_A24:
|
|
|
|
entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A24;
|
|
|
|
break;
|
|
|
|
case VME_A32:
|
|
|
|
entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A32;
|
|
|
|
break;
|
|
|
|
case VME_USER1:
|
|
|
|
entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER1;
|
|
|
|
break;
|
|
|
|
case VME_USER2:
|
|
|
|
entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER2;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printk(KERN_ERR "Invalid address space\n");
|
|
|
|
return -EINVAL;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (vme_attr->cycle & VME_SUPER)
|
|
|
|
entry->descriptor.dctl |= CA91CX42_DCTL_SUPER_SUPR;
|
|
|
|
if (vme_attr->cycle & VME_PROG)
|
|
|
|
entry->descriptor.dctl |= CA91CX42_DCTL_PGM_PGM;
|
|
|
|
|
|
|
|
entry->descriptor.dtbc = count;
|
|
|
|
entry->descriptor.dla = pci_attr->address;
|
|
|
|
entry->descriptor.dva = vme_attr->address;
|
|
|
|
entry->descriptor.dcpp = CA91CX42_DCPP_NULL;
|
|
|
|
|
|
|
|
/* Add to list */
|
|
|
|
list_add_tail(&(entry->list), &(list->entries));
|
|
|
|
|
|
|
|
/* Fill out previous descriptors "Next Address" */
|
|
|
|
if (entry->list.prev != &(list->entries)) {
|
|
|
|
prev = list_entry(entry->list.prev, struct ca91cx42_dma_entry,
|
|
|
|
list);
|
|
|
|
/* We need the bus address for the pointer */
|
|
|
|
desc_ptr = virt_to_bus(&(entry->descriptor));
|
|
|
|
prev->descriptor.dcpp = desc_ptr & ~CA91CX42_DCPP_M;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
err_cycle:
|
|
|
|
err_aspace:
|
|
|
|
err_direct:
|
|
|
|
err_align:
|
|
|
|
kfree(entry);
|
|
|
|
err_mem:
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ca91cx42_dma_busy(struct vme_bridge *ca91cx42_bridge)
|
|
|
|
{
|
|
|
|
u32 tmp;
|
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
|
|
|
|
bridge = ca91cx42_bridge->driver_priv;
|
|
|
|
|
|
|
|
tmp = ioread32(bridge->base + DGCS);
|
|
|
|
|
|
|
|
if (tmp & CA91CX42_DGCS_ACT)
|
|
|
|
return 0;
|
|
|
|
else
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
int ca91cx42_dma_list_exec(struct vme_dma_list *list)
|
|
|
|
{
|
|
|
|
struct vme_dma_resource *ctrlr;
|
|
|
|
struct ca91cx42_dma_entry *entry;
|
|
|
|
int retval = 0;
|
|
|
|
dma_addr_t bus_addr;
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
|
|
|
|
ctrlr = list->parent;
|
|
|
|
|
|
|
|
bridge = ctrlr->parent->driver_priv;
|
|
|
|
|
|
|
|
mutex_lock(&(ctrlr->mtx));
|
|
|
|
|
|
|
|
if (!(list_empty(&(ctrlr->running)))) {
|
|
|
|
/*
|
|
|
|
* XXX We have an active DMA transfer and currently haven't
|
|
|
|
* sorted out the mechanism for "pending" DMA transfers.
|
|
|
|
* Return busy.
|
|
|
|
*/
|
|
|
|
/* Need to add to pending here */
|
|
|
|
mutex_unlock(&(ctrlr->mtx));
|
|
|
|
return -EBUSY;
|
|
|
|
} else {
|
|
|
|
list_add(&(list->list), &(ctrlr->running));
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Get first bus address and write into registers */
|
|
|
|
entry = list_first_entry(&(list->entries), struct ca91cx42_dma_entry,
|
|
|
|
list);
|
|
|
|
|
|
|
|
bus_addr = virt_to_bus(&(entry->descriptor));
|
|
|
|
|
|
|
|
mutex_unlock(&(ctrlr->mtx));
|
|
|
|
|
|
|
|
iowrite32(0, bridge->base + DTBC);
|
|
|
|
iowrite32(bus_addr & ~CA91CX42_DCPP_M, bridge->base + DCPP);
|
|
|
|
|
|
|
|
/* Start the operation */
|
|
|
|
val = ioread32(bridge->base + DGCS);
|
|
|
|
|
|
|
|
/* XXX Could set VMEbus On and Off Counters here */
|
|
|
|
val &= (CA91CX42_DGCS_VON_M | CA91CX42_DGCS_VOFF_M);
|
|
|
|
|
|
|
|
val |= (CA91CX42_DGCS_CHAIN | CA91CX42_DGCS_STOP | CA91CX42_DGCS_HALT |
|
|
|
|
CA91CX42_DGCS_DONE | CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
|
|
|
|
CA91CX42_DGCS_PERR);
|
|
|
|
|
|
|
|
iowrite32(val, bridge->base + DGCS);
|
|
|
|
|
|
|
|
val |= CA91CX42_DGCS_GO;
|
|
|
|
|
|
|
|
iowrite32(val, bridge->base + DGCS);
|
|
|
|
|
|
|
|
wait_event_interruptible(bridge->dma_queue,
|
|
|
|
ca91cx42_dma_busy(ctrlr->parent));
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Read status register, this register is valid until we kick off a
|
|
|
|
* new transfer.
|
|
|
|
*/
|
|
|
|
val = ioread32(bridge->base + DGCS);
|
|
|
|
|
|
|
|
if (val & (CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
|
|
|
|
CA91CX42_DGCS_PERR)) {
|
|
|
|
|
|
|
|
printk(KERN_ERR "ca91c042: DMA Error. DGCS=%08X\n", val);
|
|
|
|
val = ioread32(bridge->base + DCTL);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Remove list from running list */
|
|
|
|
mutex_lock(&(ctrlr->mtx));
|
|
|
|
list_del(&(list->list));
|
|
|
|
mutex_unlock(&(ctrlr->mtx));
|
|
|
|
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
int ca91cx42_dma_list_empty(struct vme_dma_list *list)
|
|
|
|
{
|
|
|
|
struct list_head *pos, *temp;
|
|
|
|
struct ca91cx42_dma_entry *entry;
|
|
|
|
|
|
|
|
/* detach and free each entry */
|
|
|
|
list_for_each_safe(pos, temp, &(list->entries)) {
|
|
|
|
list_del(pos);
|
|
|
|
entry = list_entry(pos, struct ca91cx42_dma_entry, list);
|
|
|
|
kfree(entry);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-02-18 08:13:19 -07:00
|
|
|
/*
|
|
|
|
* All 4 location monitors reside at the same base - this is therefore a
|
|
|
|
* system wide configuration.
|
|
|
|
*
|
|
|
|
* This does not enable the LM monitor - that should be done when the first
|
|
|
|
* callback is attached and disabled when the last callback is removed.
|
|
|
|
*/
|
|
|
|
int ca91cx42_lm_set(struct vme_lm_resource *lm, unsigned long long lm_base,
|
|
|
|
vme_address_t aspace, vme_cycle_t cycle)
|
|
|
|
{
|
|
|
|
u32 temp_base, lm_ctl = 0;
|
|
|
|
int i;
|
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
struct device *dev;
|
|
|
|
|
|
|
|
bridge = lm->parent->driver_priv;
|
|
|
|
dev = lm->parent->parent;
|
|
|
|
|
|
|
|
/* Check the alignment of the location monitor */
|
|
|
|
temp_base = (u32)lm_base;
|
|
|
|
if (temp_base & 0xffff) {
|
|
|
|
dev_err(dev, "Location monitor must be aligned to 64KB "
|
|
|
|
"boundary");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
mutex_lock(&(lm->mtx));
|
|
|
|
|
|
|
|
/* If we already have a callback attached, we can't move it! */
|
|
|
|
for (i = 0; i < lm->monitors; i++) {
|
|
|
|
if (bridge->lm_callback[i] != NULL) {
|
|
|
|
mutex_unlock(&(lm->mtx));
|
|
|
|
dev_err(dev, "Location monitor callback attached, "
|
|
|
|
"can't reset\n");
|
|
|
|
return -EBUSY;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
switch (aspace) {
|
|
|
|
case VME_A16:
|
|
|
|
lm_ctl |= CA91CX42_LM_CTL_AS_A16;
|
|
|
|
break;
|
|
|
|
case VME_A24:
|
|
|
|
lm_ctl |= CA91CX42_LM_CTL_AS_A24;
|
|
|
|
break;
|
|
|
|
case VME_A32:
|
|
|
|
lm_ctl |= CA91CX42_LM_CTL_AS_A32;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
mutex_unlock(&(lm->mtx));
|
|
|
|
dev_err(dev, "Invalid address space\n");
|
|
|
|
return -EINVAL;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (cycle & VME_SUPER)
|
|
|
|
lm_ctl |= CA91CX42_LM_CTL_SUPR;
|
|
|
|
if (cycle & VME_USER)
|
|
|
|
lm_ctl |= CA91CX42_LM_CTL_NPRIV;
|
|
|
|
if (cycle & VME_PROG)
|
|
|
|
lm_ctl |= CA91CX42_LM_CTL_PGM;
|
|
|
|
if (cycle & VME_DATA)
|
|
|
|
lm_ctl |= CA91CX42_LM_CTL_DATA;
|
|
|
|
|
|
|
|
iowrite32(lm_base, bridge->base + LM_BS);
|
|
|
|
iowrite32(lm_ctl, bridge->base + LM_CTL);
|
|
|
|
|
|
|
|
mutex_unlock(&(lm->mtx));
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Get configuration of the callback monitor and return whether it is enabled
|
|
|
|
* or disabled.
|
|
|
|
*/
|
|
|
|
int ca91cx42_lm_get(struct vme_lm_resource *lm, unsigned long long *lm_base,
|
|
|
|
vme_address_t *aspace, vme_cycle_t *cycle)
|
|
|
|
{
|
|
|
|
u32 lm_ctl, enabled = 0;
|
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
|
|
|
|
bridge = lm->parent->driver_priv;
|
|
|
|
|
|
|
|
mutex_lock(&(lm->mtx));
|
|
|
|
|
|
|
|
*lm_base = (unsigned long long)ioread32(bridge->base + LM_BS);
|
|
|
|
lm_ctl = ioread32(bridge->base + LM_CTL);
|
|
|
|
|
|
|
|
if (lm_ctl & CA91CX42_LM_CTL_EN)
|
|
|
|
enabled = 1;
|
|
|
|
|
|
|
|
if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A16)
|
|
|
|
*aspace = VME_A16;
|
|
|
|
if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A24)
|
|
|
|
*aspace = VME_A24;
|
|
|
|
if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A32)
|
|
|
|
*aspace = VME_A32;
|
|
|
|
|
|
|
|
*cycle = 0;
|
|
|
|
if (lm_ctl & CA91CX42_LM_CTL_SUPR)
|
|
|
|
*cycle |= VME_SUPER;
|
|
|
|
if (lm_ctl & CA91CX42_LM_CTL_NPRIV)
|
|
|
|
*cycle |= VME_USER;
|
|
|
|
if (lm_ctl & CA91CX42_LM_CTL_PGM)
|
|
|
|
*cycle |= VME_PROG;
|
|
|
|
if (lm_ctl & CA91CX42_LM_CTL_DATA)
|
|
|
|
*cycle |= VME_DATA;
|
|
|
|
|
|
|
|
mutex_unlock(&(lm->mtx));
|
|
|
|
|
|
|
|
return enabled;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Attach a callback to a specific location monitor.
|
|
|
|
*
|
|
|
|
* Callback will be passed the monitor triggered.
|
|
|
|
*/
|
|
|
|
int ca91cx42_lm_attach(struct vme_lm_resource *lm, int monitor,
|
|
|
|
void (*callback)(int))
|
|
|
|
{
|
|
|
|
u32 lm_ctl, tmp;
|
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
struct device *dev;
|
|
|
|
|
|
|
|
bridge = lm->parent->driver_priv;
|
|
|
|
dev = lm->parent->parent;
|
|
|
|
|
|
|
|
mutex_lock(&(lm->mtx));
|
|
|
|
|
|
|
|
/* Ensure that the location monitor is configured - need PGM or DATA */
|
|
|
|
lm_ctl = ioread32(bridge->base + LM_CTL);
|
|
|
|
if ((lm_ctl & (CA91CX42_LM_CTL_PGM | CA91CX42_LM_CTL_DATA)) == 0) {
|
|
|
|
mutex_unlock(&(lm->mtx));
|
|
|
|
dev_err(dev, "Location monitor not properly configured\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Check that a callback isn't already attached */
|
|
|
|
if (bridge->lm_callback[monitor] != NULL) {
|
|
|
|
mutex_unlock(&(lm->mtx));
|
|
|
|
dev_err(dev, "Existing callback attached\n");
|
|
|
|
return -EBUSY;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Attach callback */
|
|
|
|
bridge->lm_callback[monitor] = callback;
|
|
|
|
|
|
|
|
/* Enable Location Monitor interrupt */
|
|
|
|
tmp = ioread32(bridge->base + LINT_EN);
|
|
|
|
tmp |= CA91CX42_LINT_LM[monitor];
|
|
|
|
iowrite32(tmp, bridge->base + LINT_EN);
|
|
|
|
|
|
|
|
/* Ensure that global Location Monitor Enable set */
|
|
|
|
if ((lm_ctl & CA91CX42_LM_CTL_EN) == 0) {
|
|
|
|
lm_ctl |= CA91CX42_LM_CTL_EN;
|
|
|
|
iowrite32(lm_ctl, bridge->base + LM_CTL);
|
|
|
|
}
|
|
|
|
|
|
|
|
mutex_unlock(&(lm->mtx));
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Detach a callback function forn a specific location monitor.
|
|
|
|
*/
|
|
|
|
int ca91cx42_lm_detach(struct vme_lm_resource *lm, int monitor)
|
|
|
|
{
|
|
|
|
u32 tmp;
|
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
|
|
|
|
bridge = lm->parent->driver_priv;
|
|
|
|
|
|
|
|
mutex_lock(&(lm->mtx));
|
|
|
|
|
|
|
|
/* Disable Location Monitor and ensure previous interrupts are clear */
|
|
|
|
tmp = ioread32(bridge->base + LINT_EN);
|
|
|
|
tmp &= ~CA91CX42_LINT_LM[monitor];
|
|
|
|
iowrite32(tmp, bridge->base + LINT_EN);
|
|
|
|
|
|
|
|
iowrite32(CA91CX42_LINT_LM[monitor],
|
|
|
|
bridge->base + LINT_STAT);
|
|
|
|
|
|
|
|
/* Detach callback */
|
|
|
|
bridge->lm_callback[monitor] = NULL;
|
|
|
|
|
|
|
|
/* If all location monitors disabled, disable global Location Monitor */
|
|
|
|
if ((tmp & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
|
|
|
|
CA91CX42_LINT_LM3)) == 0) {
|
|
|
|
tmp = ioread32(bridge->base + LM_CTL);
|
|
|
|
tmp &= ~CA91CX42_LM_CTL_EN;
|
|
|
|
iowrite32(tmp, bridge->base + LM_CTL);
|
|
|
|
}
|
|
|
|
|
|
|
|
mutex_unlock(&(lm->mtx));
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
int ca91cx42_slot_get(struct vme_bridge *ca91cx42_bridge)
|
2009-07-31 02:28:17 -06:00
|
|
|
{
|
2009-08-27 10:00:40 -06:00
|
|
|
u32 slot = 0;
|
2010-02-18 08:13:05 -07:00
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
|
|
|
|
bridge = ca91cx42_bridge->driver_priv;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-12-15 01:42:56 -07:00
|
|
|
if (!geoid) {
|
2010-02-18 08:13:05 -07:00
|
|
|
slot = ioread32(bridge->base + VCSR_BS);
|
2009-12-15 01:42:56 -07:00
|
|
|
slot = ((slot & CA91CX42_VCSR_BS_SLOT_M) >> 27);
|
|
|
|
} else
|
|
|
|
slot = geoid;
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
return (int)slot;
|
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __init ca91cx42_init(void)
|
|
|
|
{
|
|
|
|
return pci_register_driver(&ca91cx42_driver);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Configure CR/CSR space
|
|
|
|
*
|
|
|
|
* Access to the CR/CSR can be configured at power-up. The location of the
|
|
|
|
* CR/CSR registers in the CR/CSR address space is determined by the boards
|
|
|
|
* Auto-ID or Geographic address. This function ensures that the window is
|
|
|
|
* enabled at an offset consistent with the boards geopgraphic address.
|
|
|
|
*/
|
2010-02-18 08:13:05 -07:00
|
|
|
static int ca91cx42_crcsr_init(struct vme_bridge *ca91cx42_bridge,
|
|
|
|
struct pci_dev *pdev)
|
2009-08-27 10:00:40 -06:00
|
|
|
{
|
|
|
|
unsigned int crcsr_addr;
|
|
|
|
int tmp, slot;
|
2010-02-18 08:13:05 -07:00
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
|
|
|
|
bridge = ca91cx42_bridge->driver_priv;
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
/* XXX We may need to set this somehow as the Universe II does not support
|
|
|
|
* geographical addressing.
|
|
|
|
*/
|
|
|
|
#if 0
|
|
|
|
if (vme_slotnum != -1)
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(vme_slotnum << 27, bridge->base + VCSR_BS);
|
2009-08-27 10:00:40 -06:00
|
|
|
#endif
|
2010-02-18 08:13:05 -07:00
|
|
|
slot = ca91cx42_slot_get(ca91cx42_bridge);
|
2009-08-27 10:00:40 -06:00
|
|
|
dev_info(&pdev->dev, "CR/CSR Offset: %d\n", slot);
|
|
|
|
if (slot == 0) {
|
|
|
|
dev_err(&pdev->dev, "Slot number is unset, not configuring "
|
|
|
|
"CR/CSR space\n");
|
|
|
|
return -EINVAL;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
/* Allocate mem for CR/CSR image */
|
2010-02-18 08:13:05 -07:00
|
|
|
bridge->crcsr_kernel = pci_alloc_consistent(pdev, VME_CRCSR_BUF_SIZE,
|
|
|
|
&(bridge->crcsr_bus));
|
|
|
|
if (bridge->crcsr_kernel == NULL) {
|
2009-08-27 10:00:40 -06:00
|
|
|
dev_err(&pdev->dev, "Failed to allocate memory for CR/CSR "
|
|
|
|
"image\n");
|
|
|
|
return -ENOMEM;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
memset(bridge->crcsr_kernel, 0, VME_CRCSR_BUF_SIZE);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
crcsr_addr = slot * (512 * 1024);
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(bridge->crcsr_bus - crcsr_addr, bridge->base + VCSR_TO);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
tmp = ioread32(bridge->base + VCSR_CTL);
|
2009-08-27 10:00:40 -06:00
|
|
|
tmp |= CA91CX42_VCSR_CTL_EN;
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(tmp, bridge->base + VCSR_CTL);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
return 0;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
static void ca91cx42_crcsr_exit(struct vme_bridge *ca91cx42_bridge,
|
|
|
|
struct pci_dev *pdev)
|
2009-07-31 02:28:17 -06:00
|
|
|
{
|
2009-08-27 10:00:40 -06:00
|
|
|
u32 tmp;
|
2010-02-18 08:13:05 -07:00
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
|
|
|
|
bridge = ca91cx42_bridge->driver_priv;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Turn off CR/CSR space */
|
2010-02-18 08:13:05 -07:00
|
|
|
tmp = ioread32(bridge->base + VCSR_CTL);
|
2009-08-27 10:00:40 -06:00
|
|
|
tmp &= ~CA91CX42_VCSR_CTL_EN;
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(tmp, bridge->base + VCSR_CTL);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Free image */
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(0, bridge->base + VCSR_TO);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
pci_free_consistent(pdev, VME_CRCSR_BUF_SIZE, bridge->crcsr_kernel,
|
|
|
|
bridge->crcsr_bus);
|
2009-08-27 10:00:40 -06:00
|
|
|
}
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
static int ca91cx42_probe(struct pci_dev *pdev, const struct pci_device_id *id)
|
|
|
|
{
|
|
|
|
int retval, i;
|
|
|
|
u32 data;
|
|
|
|
struct list_head *pos = NULL;
|
2010-02-18 08:13:05 -07:00
|
|
|
struct vme_bridge *ca91cx42_bridge;
|
|
|
|
struct ca91cx42_driver *ca91cx42_device;
|
2009-08-27 10:00:40 -06:00
|
|
|
struct vme_master_resource *master_image;
|
|
|
|
struct vme_slave_resource *slave_image;
|
|
|
|
struct vme_dma_resource *dma_ctrlr;
|
|
|
|
struct vme_lm_resource *lm;
|
|
|
|
|
|
|
|
/* We want to support more than one of each bridge so we need to
|
|
|
|
* dynamically allocate the bridge structure
|
|
|
|
*/
|
|
|
|
ca91cx42_bridge = kmalloc(sizeof(struct vme_bridge), GFP_KERNEL);
|
|
|
|
|
|
|
|
if (ca91cx42_bridge == NULL) {
|
|
|
|
dev_err(&pdev->dev, "Failed to allocate memory for device "
|
|
|
|
"structure\n");
|
|
|
|
retval = -ENOMEM;
|
|
|
|
goto err_struct;
|
|
|
|
}
|
|
|
|
|
|
|
|
memset(ca91cx42_bridge, 0, sizeof(struct vme_bridge));
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
ca91cx42_device = kmalloc(sizeof(struct ca91cx42_driver), GFP_KERNEL);
|
|
|
|
|
|
|
|
if (ca91cx42_device == NULL) {
|
|
|
|
dev_err(&pdev->dev, "Failed to allocate memory for device "
|
|
|
|
"structure\n");
|
|
|
|
retval = -ENOMEM;
|
|
|
|
goto err_driver;
|
|
|
|
}
|
|
|
|
|
|
|
|
memset(ca91cx42_device, 0, sizeof(struct ca91cx42_driver));
|
|
|
|
|
|
|
|
ca91cx42_bridge->driver_priv = ca91cx42_device;
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Enable the device */
|
|
|
|
retval = pci_enable_device(pdev);
|
|
|
|
if (retval) {
|
|
|
|
dev_err(&pdev->dev, "Unable to enable device\n");
|
|
|
|
goto err_enable;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Map Registers */
|
|
|
|
retval = pci_request_regions(pdev, driver_name);
|
|
|
|
if (retval) {
|
|
|
|
dev_err(&pdev->dev, "Unable to reserve resources\n");
|
|
|
|
goto err_resource;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* map registers in BAR 0 */
|
2010-02-18 08:13:05 -07:00
|
|
|
ca91cx42_device->base = ioremap_nocache(pci_resource_start(pdev, 0),
|
2009-08-27 10:00:40 -06:00
|
|
|
4096);
|
2010-02-18 08:13:05 -07:00
|
|
|
if (!ca91cx42_device->base) {
|
2009-08-27 10:00:40 -06:00
|
|
|
dev_err(&pdev->dev, "Unable to remap CRG region\n");
|
|
|
|
retval = -EIO;
|
|
|
|
goto err_remap;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Check to see if the mapping worked out */
|
2010-02-18 08:13:05 -07:00
|
|
|
data = ioread32(ca91cx42_device->base + CA91CX42_PCI_ID) & 0x0000FFFF;
|
2009-08-27 10:00:40 -06:00
|
|
|
if (data != PCI_VENDOR_ID_TUNDRA) {
|
|
|
|
dev_err(&pdev->dev, "PCI_ID check failed\n");
|
|
|
|
retval = -EIO;
|
|
|
|
goto err_test;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Initialize wait queues & mutual exclusion flags */
|
2010-02-18 08:13:05 -07:00
|
|
|
init_waitqueue_head(&(ca91cx42_device->dma_queue));
|
|
|
|
init_waitqueue_head(&(ca91cx42_device->iack_queue));
|
|
|
|
mutex_init(&(ca91cx42_device->vme_int));
|
|
|
|
mutex_init(&(ca91cx42_device->vme_rmw));
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
ca91cx42_bridge->parent = &(pdev->dev);
|
|
|
|
strcpy(ca91cx42_bridge->name, driver_name);
|
|
|
|
|
|
|
|
/* Setup IRQ */
|
|
|
|
retval = ca91cx42_irq_init(ca91cx42_bridge);
|
|
|
|
if (retval != 0) {
|
|
|
|
dev_err(&pdev->dev, "Chip Initialization failed.\n");
|
|
|
|
goto err_irq;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Add master windows to list */
|
|
|
|
INIT_LIST_HEAD(&(ca91cx42_bridge->master_resources));
|
|
|
|
for (i = 0; i < CA91C142_MAX_MASTER; i++) {
|
|
|
|
master_image = kmalloc(sizeof(struct vme_master_resource),
|
|
|
|
GFP_KERNEL);
|
|
|
|
if (master_image == NULL) {
|
|
|
|
dev_err(&pdev->dev, "Failed to allocate memory for "
|
|
|
|
"master resource structure\n");
|
|
|
|
retval = -ENOMEM;
|
|
|
|
goto err_master;
|
|
|
|
}
|
|
|
|
master_image->parent = ca91cx42_bridge;
|
|
|
|
spin_lock_init(&(master_image->lock));
|
|
|
|
master_image->locked = 0;
|
|
|
|
master_image->number = i;
|
|
|
|
master_image->address_attr = VME_A16 | VME_A24 | VME_A32 |
|
|
|
|
VME_CRCSR | VME_USER1 | VME_USER2;
|
|
|
|
master_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
|
|
|
|
VME_SUPER | VME_USER | VME_PROG | VME_DATA;
|
|
|
|
master_image->width_attr = VME_D8 | VME_D16 | VME_D32 | VME_D64;
|
2010-02-18 08:13:12 -07:00
|
|
|
memset(&(master_image->bus_resource), 0,
|
2009-08-27 10:00:40 -06:00
|
|
|
sizeof(struct resource));
|
|
|
|
master_image->kern_base = NULL;
|
|
|
|
list_add_tail(&(master_image->list),
|
|
|
|
&(ca91cx42_bridge->master_resources));
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Add slave windows to list */
|
|
|
|
INIT_LIST_HEAD(&(ca91cx42_bridge->slave_resources));
|
|
|
|
for (i = 0; i < CA91C142_MAX_SLAVE; i++) {
|
|
|
|
slave_image = kmalloc(sizeof(struct vme_slave_resource),
|
|
|
|
GFP_KERNEL);
|
|
|
|
if (slave_image == NULL) {
|
|
|
|
dev_err(&pdev->dev, "Failed to allocate memory for "
|
|
|
|
"slave resource structure\n");
|
|
|
|
retval = -ENOMEM;
|
|
|
|
goto err_slave;
|
|
|
|
}
|
|
|
|
slave_image->parent = ca91cx42_bridge;
|
|
|
|
mutex_init(&(slave_image->mtx));
|
|
|
|
slave_image->locked = 0;
|
|
|
|
slave_image->number = i;
|
|
|
|
slave_image->address_attr = VME_A24 | VME_A32 | VME_USER1 |
|
|
|
|
VME_USER2;
|
|
|
|
|
|
|
|
/* Only windows 0 and 4 support A16 */
|
|
|
|
if (i == 0 || i == 4)
|
|
|
|
slave_image->address_attr |= VME_A16;
|
|
|
|
|
|
|
|
slave_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
|
|
|
|
VME_SUPER | VME_USER | VME_PROG | VME_DATA;
|
|
|
|
list_add_tail(&(slave_image->list),
|
|
|
|
&(ca91cx42_bridge->slave_resources));
|
|
|
|
}
|
2010-02-18 08:13:25 -07:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Add dma engines to list */
|
|
|
|
INIT_LIST_HEAD(&(ca91cx42_bridge->dma_resources));
|
|
|
|
for (i = 0; i < CA91C142_MAX_DMA; i++) {
|
|
|
|
dma_ctrlr = kmalloc(sizeof(struct vme_dma_resource),
|
|
|
|
GFP_KERNEL);
|
|
|
|
if (dma_ctrlr == NULL) {
|
|
|
|
dev_err(&pdev->dev, "Failed to allocate memory for "
|
|
|
|
"dma resource structure\n");
|
|
|
|
retval = -ENOMEM;
|
|
|
|
goto err_dma;
|
|
|
|
}
|
|
|
|
dma_ctrlr->parent = ca91cx42_bridge;
|
|
|
|
mutex_init(&(dma_ctrlr->mtx));
|
|
|
|
dma_ctrlr->locked = 0;
|
|
|
|
dma_ctrlr->number = i;
|
2010-02-18 08:12:58 -07:00
|
|
|
dma_ctrlr->route_attr = VME_DMA_VME_TO_MEM |
|
|
|
|
VME_DMA_MEM_TO_VME;
|
2009-08-27 10:00:40 -06:00
|
|
|
INIT_LIST_HEAD(&(dma_ctrlr->pending));
|
|
|
|
INIT_LIST_HEAD(&(dma_ctrlr->running));
|
|
|
|
list_add_tail(&(dma_ctrlr->list),
|
|
|
|
&(ca91cx42_bridge->dma_resources));
|
|
|
|
}
|
2010-02-18 08:13:25 -07:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Add location monitor to list */
|
|
|
|
INIT_LIST_HEAD(&(ca91cx42_bridge->lm_resources));
|
|
|
|
lm = kmalloc(sizeof(struct vme_lm_resource), GFP_KERNEL);
|
|
|
|
if (lm == NULL) {
|
|
|
|
dev_err(&pdev->dev, "Failed to allocate memory for "
|
|
|
|
"location monitor resource structure\n");
|
|
|
|
retval = -ENOMEM;
|
|
|
|
goto err_lm;
|
|
|
|
}
|
|
|
|
lm->parent = ca91cx42_bridge;
|
|
|
|
mutex_init(&(lm->mtx));
|
|
|
|
lm->locked = 0;
|
|
|
|
lm->number = 1;
|
|
|
|
lm->monitors = 4;
|
|
|
|
list_add_tail(&(lm->list), &(ca91cx42_bridge->lm_resources));
|
|
|
|
|
|
|
|
ca91cx42_bridge->slave_get = ca91cx42_slave_get;
|
|
|
|
ca91cx42_bridge->slave_set = ca91cx42_slave_set;
|
|
|
|
ca91cx42_bridge->master_get = ca91cx42_master_get;
|
|
|
|
ca91cx42_bridge->master_set = ca91cx42_master_set;
|
|
|
|
ca91cx42_bridge->master_read = ca91cx42_master_read;
|
|
|
|
ca91cx42_bridge->master_write = ca91cx42_master_write;
|
|
|
|
#if 0
|
|
|
|
ca91cx42_bridge->master_rmw = ca91cx42_master_rmw;
|
2010-02-18 08:13:25 -07:00
|
|
|
#endif
|
2009-08-27 10:00:40 -06:00
|
|
|
ca91cx42_bridge->dma_list_add = ca91cx42_dma_list_add;
|
|
|
|
ca91cx42_bridge->dma_list_exec = ca91cx42_dma_list_exec;
|
|
|
|
ca91cx42_bridge->dma_list_empty = ca91cx42_dma_list_empty;
|
2009-10-29 10:34:54 -06:00
|
|
|
ca91cx42_bridge->irq_set = ca91cx42_irq_set;
|
|
|
|
ca91cx42_bridge->irq_generate = ca91cx42_irq_generate;
|
2009-08-27 10:00:40 -06:00
|
|
|
ca91cx42_bridge->lm_set = ca91cx42_lm_set;
|
|
|
|
ca91cx42_bridge->lm_get = ca91cx42_lm_get;
|
|
|
|
ca91cx42_bridge->lm_attach = ca91cx42_lm_attach;
|
|
|
|
ca91cx42_bridge->lm_detach = ca91cx42_lm_detach;
|
|
|
|
ca91cx42_bridge->slot_get = ca91cx42_slot_get;
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
data = ioread32(ca91cx42_device->base + MISC_CTL);
|
2009-08-27 10:00:40 -06:00
|
|
|
dev_info(&pdev->dev, "Board is%s the VME system controller\n",
|
|
|
|
(data & CA91CX42_MISC_CTL_SYSCON) ? "" : " not");
|
2010-02-18 08:13:05 -07:00
|
|
|
dev_info(&pdev->dev, "Slot ID is %d\n",
|
|
|
|
ca91cx42_slot_get(ca91cx42_bridge));
|
2009-08-27 10:00:40 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
if (ca91cx42_crcsr_init(ca91cx42_bridge, pdev)) {
|
2009-08-27 10:00:40 -06:00
|
|
|
dev_err(&pdev->dev, "CR/CSR configuration failed.\n");
|
|
|
|
retval = -EINVAL;
|
|
|
|
#if 0
|
|
|
|
goto err_crcsr;
|
|
|
|
#endif
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Need to save ca91cx42_bridge pointer locally in link list for use in
|
|
|
|
* ca91cx42_remove()
|
|
|
|
*/
|
|
|
|
retval = vme_register_bridge(ca91cx42_bridge);
|
|
|
|
if (retval != 0) {
|
|
|
|
dev_err(&pdev->dev, "Chip Registration failed.\n");
|
|
|
|
goto err_reg;
|
|
|
|
}
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
pci_set_drvdata(pdev, ca91cx42_bridge);
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
vme_unregister_bridge(ca91cx42_bridge);
|
|
|
|
err_reg:
|
2010-02-18 08:13:05 -07:00
|
|
|
ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
|
2009-10-29 17:18:53 -06:00
|
|
|
#if 0
|
2009-08-27 10:00:40 -06:00
|
|
|
err_crcsr:
|
2009-10-29 17:18:53 -06:00
|
|
|
#endif
|
2009-08-27 10:00:40 -06:00
|
|
|
err_lm:
|
|
|
|
/* resources are stored in link list */
|
|
|
|
list_for_each(pos, &(ca91cx42_bridge->lm_resources)) {
|
|
|
|
lm = list_entry(pos, struct vme_lm_resource, list);
|
|
|
|
list_del(pos);
|
|
|
|
kfree(lm);
|
|
|
|
}
|
|
|
|
err_dma:
|
|
|
|
/* resources are stored in link list */
|
|
|
|
list_for_each(pos, &(ca91cx42_bridge->dma_resources)) {
|
|
|
|
dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
|
|
|
|
list_del(pos);
|
|
|
|
kfree(dma_ctrlr);
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
2009-08-27 10:00:40 -06:00
|
|
|
err_slave:
|
|
|
|
/* resources are stored in link list */
|
|
|
|
list_for_each(pos, &(ca91cx42_bridge->slave_resources)) {
|
|
|
|
slave_image = list_entry(pos, struct vme_slave_resource, list);
|
|
|
|
list_del(pos);
|
|
|
|
kfree(slave_image);
|
|
|
|
}
|
|
|
|
err_master:
|
|
|
|
/* resources are stored in link list */
|
|
|
|
list_for_each(pos, &(ca91cx42_bridge->master_resources)) {
|
|
|
|
master_image = list_entry(pos, struct vme_master_resource,
|
|
|
|
list);
|
|
|
|
list_del(pos);
|
|
|
|
kfree(master_image);
|
|
|
|
}
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
ca91cx42_irq_exit(ca91cx42_device, pdev);
|
2009-08-27 10:00:40 -06:00
|
|
|
err_irq:
|
|
|
|
err_test:
|
2010-02-18 08:13:05 -07:00
|
|
|
iounmap(ca91cx42_device->base);
|
2009-08-27 10:00:40 -06:00
|
|
|
err_remap:
|
|
|
|
pci_release_regions(pdev);
|
|
|
|
err_resource:
|
|
|
|
pci_disable_device(pdev);
|
|
|
|
err_enable:
|
2010-02-18 08:13:05 -07:00
|
|
|
kfree(ca91cx42_device);
|
|
|
|
err_driver:
|
2009-08-27 10:00:40 -06:00
|
|
|
kfree(ca91cx42_bridge);
|
|
|
|
err_struct:
|
|
|
|
return retval;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
void ca91cx42_remove(struct pci_dev *pdev)
|
2009-07-31 02:28:17 -06:00
|
|
|
{
|
2009-08-27 10:00:40 -06:00
|
|
|
struct list_head *pos = NULL;
|
|
|
|
struct vme_master_resource *master_image;
|
|
|
|
struct vme_slave_resource *slave_image;
|
|
|
|
struct vme_dma_resource *dma_ctrlr;
|
|
|
|
struct vme_lm_resource *lm;
|
2010-02-18 08:13:05 -07:00
|
|
|
struct ca91cx42_driver *bridge;
|
|
|
|
struct vme_bridge *ca91cx42_bridge = pci_get_drvdata(pdev);
|
|
|
|
|
|
|
|
bridge = ca91cx42_bridge->driver_priv;
|
|
|
|
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Turn off Ints */
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(0, bridge->base + LINT_EN);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
/* Turn off the windows */
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(0x00800000, bridge->base + LSI0_CTL);
|
|
|
|
iowrite32(0x00800000, bridge->base + LSI1_CTL);
|
|
|
|
iowrite32(0x00800000, bridge->base + LSI2_CTL);
|
|
|
|
iowrite32(0x00800000, bridge->base + LSI3_CTL);
|
|
|
|
iowrite32(0x00800000, bridge->base + LSI4_CTL);
|
|
|
|
iowrite32(0x00800000, bridge->base + LSI5_CTL);
|
|
|
|
iowrite32(0x00800000, bridge->base + LSI6_CTL);
|
|
|
|
iowrite32(0x00800000, bridge->base + LSI7_CTL);
|
|
|
|
iowrite32(0x00F00000, bridge->base + VSI0_CTL);
|
|
|
|
iowrite32(0x00F00000, bridge->base + VSI1_CTL);
|
|
|
|
iowrite32(0x00F00000, bridge->base + VSI2_CTL);
|
|
|
|
iowrite32(0x00F00000, bridge->base + VSI3_CTL);
|
|
|
|
iowrite32(0x00F00000, bridge->base + VSI4_CTL);
|
|
|
|
iowrite32(0x00F00000, bridge->base + VSI5_CTL);
|
|
|
|
iowrite32(0x00F00000, bridge->base + VSI6_CTL);
|
|
|
|
iowrite32(0x00F00000, bridge->base + VSI7_CTL);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
vme_unregister_bridge(ca91cx42_bridge);
|
|
|
|
#if 0
|
|
|
|
ca91cx42_crcsr_exit(pdev);
|
|
|
|
#endif
|
|
|
|
/* resources are stored in link list */
|
|
|
|
list_for_each(pos, &(ca91cx42_bridge->lm_resources)) {
|
|
|
|
lm = list_entry(pos, struct vme_lm_resource, list);
|
|
|
|
list_del(pos);
|
|
|
|
kfree(lm);
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
/* resources are stored in link list */
|
|
|
|
list_for_each(pos, &(ca91cx42_bridge->dma_resources)) {
|
|
|
|
dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
|
|
|
|
list_del(pos);
|
|
|
|
kfree(dma_ctrlr);
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* resources are stored in link list */
|
|
|
|
list_for_each(pos, &(ca91cx42_bridge->slave_resources)) {
|
|
|
|
slave_image = list_entry(pos, struct vme_slave_resource, list);
|
|
|
|
list_del(pos);
|
|
|
|
kfree(slave_image);
|
|
|
|
}
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* resources are stored in link list */
|
|
|
|
list_for_each(pos, &(ca91cx42_bridge->master_resources)) {
|
|
|
|
master_image = list_entry(pos, struct vme_master_resource,
|
|
|
|
list);
|
|
|
|
list_del(pos);
|
|
|
|
kfree(master_image);
|
|
|
|
}
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
ca91cx42_irq_exit(bridge, pdev);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
iounmap(bridge->base);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
pci_release_regions(pdev);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
pci_disable_device(pdev);
|
|
|
|
|
|
|
|
kfree(ca91cx42_bridge);
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
static void __exit ca91cx42_exit(void)
|
2009-07-31 02:28:17 -06:00
|
|
|
{
|
2009-08-27 10:00:40 -06:00
|
|
|
pci_unregister_driver(&ca91cx42_driver);
|
|
|
|
}
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-12-15 01:42:56 -07:00
|
|
|
MODULE_PARM_DESC(geoid, "Override geographical addressing");
|
|
|
|
module_param(geoid, int, 0);
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
MODULE_DESCRIPTION("VME driver for the Tundra Universe II VME bridge");
|
|
|
|
MODULE_LICENSE("GPL");
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
module_init(ca91cx42_init);
|
|
|
|
module_exit(ca91cx42_exit);
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/*----------------------------------------------------------------------------
|
|
|
|
* STAGING
|
|
|
|
*--------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
#if 0
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
int ca91cx42_master_rmw(vmeRmwCfg_t *vmeRmw)
|
2009-07-31 02:28:17 -06:00
|
|
|
{
|
|
|
|
int temp_ctl = 0;
|
|
|
|
int tempBS = 0;
|
|
|
|
int tempBD = 0;
|
|
|
|
int tempTO = 0;
|
|
|
|
int vmeBS = 0;
|
|
|
|
int vmeBD = 0;
|
|
|
|
int *rmw_pci_data_ptr = NULL;
|
|
|
|
int *vaDataPtr = NULL;
|
|
|
|
int i;
|
|
|
|
vmeOutWindowCfg_t vmeOut;
|
|
|
|
if (vmeRmw->maxAttempts < 1) {
|
2009-08-27 10:00:40 -06:00
|
|
|
return -EINVAL;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
if (vmeRmw->targetAddrU) {
|
2009-08-27 10:00:40 -06:00
|
|
|
return -EINVAL;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
2009-08-27 10:00:40 -06:00
|
|
|
/* Find the PCI address that maps to the desired VME address */
|
2009-07-31 02:28:17 -06:00
|
|
|
for (i = 0; i < 8; i++) {
|
2010-02-18 08:13:05 -07:00
|
|
|
temp_ctl = ioread32(bridge->base +
|
2009-08-27 10:00:40 -06:00
|
|
|
CA91CX42_LSI_CTL[i]);
|
2009-07-31 02:28:17 -06:00
|
|
|
if ((temp_ctl & 0x80000000) == 0) {
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
memset(&vmeOut, 0, sizeof(vmeOut));
|
|
|
|
vmeOut.windowNbr = i;
|
2009-08-27 10:00:40 -06:00
|
|
|
ca91cx42_get_out_bound(&vmeOut);
|
2009-07-31 02:28:17 -06:00
|
|
|
if (vmeOut.addrSpace != vmeRmw->addrSpace) {
|
|
|
|
continue;
|
|
|
|
}
|
2010-02-18 08:13:05 -07:00
|
|
|
tempBS = ioread32(bridge->base + CA91CX42_LSI_BS[i]);
|
|
|
|
tempBD = ioread32(bridge->base + CA91CX42_LSI_BD[i]);
|
|
|
|
tempTO = ioread32(bridge->base + CA91CX42_LSI_TO[i]);
|
2009-07-31 02:28:17 -06:00
|
|
|
vmeBS = tempBS + tempTO;
|
|
|
|
vmeBD = tempBD + tempTO;
|
|
|
|
if ((vmeRmw->targetAddr >= vmeBS) &&
|
|
|
|
(vmeRmw->targetAddr < vmeBD)) {
|
|
|
|
rmw_pci_data_ptr =
|
|
|
|
(int *)(tempBS + (vmeRmw->targetAddr - vmeBS));
|
|
|
|
vaDataPtr =
|
|
|
|
(int *)(out_image_va[i] +
|
|
|
|
(vmeRmw->targetAddr - vmeBS));
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* If no window - fail. */
|
2009-07-31 02:28:17 -06:00
|
|
|
if (rmw_pci_data_ptr == NULL) {
|
2009-08-27 10:00:40 -06:00
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
/* Setup the RMW registers. */
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(0, bridge->base + SCYC_CTL);
|
|
|
|
iowrite32(SWIZZLE(vmeRmw->enableMask), bridge->base + SCYC_EN);
|
|
|
|
iowrite32(SWIZZLE(vmeRmw->compareData), bridge->base +
|
2009-08-27 10:00:40 -06:00
|
|
|
SCYC_CMP);
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(SWIZZLE(vmeRmw->swapData), bridge->base + SCYC_SWP);
|
|
|
|
iowrite32((int)rmw_pci_data_ptr, bridge->base + SCYC_ADDR);
|
|
|
|
iowrite32(1, bridge->base + SCYC_CTL);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
/* Run the RMW cycle until either success or max attempts. */
|
2009-07-31 02:28:17 -06:00
|
|
|
vmeRmw->numAttempts = 1;
|
|
|
|
while (vmeRmw->numAttempts <= vmeRmw->maxAttempts) {
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
if ((ioread32(vaDataPtr) & vmeRmw->enableMask) ==
|
2009-07-31 02:28:17 -06:00
|
|
|
(vmeRmw->swapData & vmeRmw->enableMask)) {
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(0, bridge->base + SCYC_CTL);
|
2009-07-31 02:28:17 -06:00
|
|
|
break;
|
|
|
|
|
|
|
|
}
|
|
|
|
vmeRmw->numAttempts++;
|
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
/* If no success, set num Attempts to be greater than max attempts */
|
2009-07-31 02:28:17 -06:00
|
|
|
if (vmeRmw->numAttempts > vmeRmw->maxAttempts) {
|
|
|
|
vmeRmw->numAttempts = vmeRmw->maxAttempts + 1;
|
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
return 0;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
int ca91cx42_set_arbiter(vmeArbiterCfg_t *vmeArb)
|
|
|
|
{
|
|
|
|
int temp_ctl = 0;
|
|
|
|
int vbto = 0;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
temp_ctl = ioread32(bridge->base + MISC_CTL);
|
2009-08-27 10:00:40 -06:00
|
|
|
temp_ctl &= 0x00FFFFFF;
|
2009-07-31 02:28:17 -06:00
|
|
|
|
2009-08-27 10:00:40 -06:00
|
|
|
if (vmeArb->globalTimeoutTimer == 0xFFFFFFFF) {
|
|
|
|
vbto = 7;
|
|
|
|
} else if (vmeArb->globalTimeoutTimer > 1024) {
|
|
|
|
return -EINVAL;
|
|
|
|
} else if (vmeArb->globalTimeoutTimer == 0) {
|
|
|
|
vbto = 0;
|
2009-07-31 02:28:17 -06:00
|
|
|
} else {
|
2009-08-27 10:00:40 -06:00
|
|
|
vbto = 1;
|
|
|
|
while ((16 * (1 << (vbto - 1))) < vmeArb->globalTimeoutTimer)
|
|
|
|
vbto += 1;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
2009-08-27 10:00:40 -06:00
|
|
|
temp_ctl |= (vbto << 28);
|
|
|
|
|
|
|
|
if (vmeArb->arbiterMode == VME_PRIORITY_MODE)
|
|
|
|
temp_ctl |= 1 << 26;
|
|
|
|
|
|
|
|
if (vmeArb->arbiterTimeoutFlag)
|
|
|
|
temp_ctl |= 2 << 24;
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(temp_ctl, bridge->base + MISC_CTL);
|
2009-08-27 10:00:40 -06:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int ca91cx42_get_arbiter(vmeArbiterCfg_t *vmeArb)
|
|
|
|
{
|
|
|
|
int temp_ctl = 0;
|
|
|
|
int vbto = 0;
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
temp_ctl = ioread32(bridge->base + MISC_CTL);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
vbto = (temp_ctl >> 28) & 0xF;
|
|
|
|
if (vbto != 0)
|
|
|
|
vmeArb->globalTimeoutTimer = (16 * (1 << (vbto - 1)));
|
|
|
|
|
|
|
|
if (temp_ctl & (1 << 26))
|
|
|
|
vmeArb->arbiterMode = VME_PRIORITY_MODE;
|
|
|
|
else
|
|
|
|
vmeArb->arbiterMode = VME_R_ROBIN_MODE;
|
|
|
|
|
|
|
|
if (temp_ctl & (3 << 24))
|
|
|
|
vmeArb->arbiterTimeoutFlag = 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int ca91cx42_set_requestor(vmeRequesterCfg_t *vmeReq)
|
|
|
|
{
|
|
|
|
int temp_ctl = 0;
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
temp_ctl = ioread32(bridge->base + MAST_CTL);
|
2009-08-27 10:00:40 -06:00
|
|
|
temp_ctl &= 0xFF0FFFFF;
|
|
|
|
|
|
|
|
if (vmeReq->releaseMode == 1)
|
|
|
|
temp_ctl |= (1 << 20);
|
|
|
|
|
|
|
|
if (vmeReq->fairMode == 1)
|
|
|
|
temp_ctl |= (1 << 21);
|
|
|
|
|
|
|
|
temp_ctl |= (vmeReq->requestLevel << 22);
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
iowrite32(temp_ctl, bridge->base + MAST_CTL);
|
2009-08-27 10:00:40 -06:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int ca91cx42_get_requestor(vmeRequesterCfg_t *vmeReq)
|
|
|
|
{
|
|
|
|
int temp_ctl = 0;
|
|
|
|
|
2010-02-18 08:13:05 -07:00
|
|
|
temp_ctl = ioread32(bridge->base + MAST_CTL);
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
if (temp_ctl & (1 << 20))
|
|
|
|
vmeReq->releaseMode = 1;
|
|
|
|
|
|
|
|
if (temp_ctl & (1 << 21))
|
|
|
|
vmeReq->fairMode = 1;
|
|
|
|
|
|
|
|
vmeReq->requestLevel = (temp_ctl & 0xC00000) >> 22;
|
|
|
|
|
|
|
|
return 0;
|
2009-07-31 02:28:17 -06:00
|
|
|
}
|
2009-08-27 10:00:40 -06:00
|
|
|
|
|
|
|
|
|
|
|
#endif
|