remarkable-linux/arch
Sandor Yu cf503f60a7 MLK-18365: dts: change hdmi dig_pll clock rate to 675MHz
Change the hdmi dig_pll clock rate to 675MHz,
hdmi core clock is source from dig_pll.
And HDMI CEC required core clock should integer MHz(675/5=135MHz).

Signed-off-by: Sandor Yu <Sandor.yu@nxp.com>
2018-10-29 11:10:38 +08:00
..
alpha
arc
arm MLK-18298-2 ARM: dts: imx7d: change the pcie phy in dts 2018-10-29 11:10:38 +08:00
arm64 MLK-18365: dts: change hdmi dig_pll clock rate to 675MHz 2018-10-29 11:10:38 +08:00
blackfin
c6x
cris
frv
h8300
hexagon
ia64
m32r
m68k
metag
microblaze
mips
mn10300
nios2
openrisc
parisc
powerpc
s390
score
sh
sparc
tile
um
unicore32
x86
xtensa
.gitignore
Kconfig